## Lecture 15

#### 6.205 Fall 2024

Power and related concepts



#### Administrative I

- This is the last lecture of the semester
- Last Lab/Week 7 is due tonight.
- Make sure you have all labs complete (all checkoffs completed) by November 8.
  - Remember you need to have all labs completed to pass the class.





#### Administrative II

- Final Project Abstract Feedback was sent earlier in the week.
- Project Block Diagram Report is due on October 29<sup>th</sup> (Tuesday)
- We'll continue to have office hours
- Presentation Timeslots out in next 24 hours-ish for the week of November 4 through 8

#### Administrative III

• If you need parts early in project, parts should be ordered. Email me (Joe). We want to make sure the cost is reasonable.

## Power

While we're not really focusing on this in final projects, maybe think about this as another way to characterize your device's performance

### Things To Talk About

- What is power?
- Why does it matter?
- Why do we use it?
- How do we make it?
- How to measure it?

### All Computation Requires Power

- Power is related to energy
- All computation uses energy
- For a given computational technology...
  - The more computation you do, the more energy you use
  - The faster you do your computation, the more energy used per unit time, the more *power* your system uses
- We always want more computation and we want that computation faster, so we are constantly using more power...
- The implications of this can vary...

#### In Stationary Situations...

- (Such as desktop computer, server farms, stationary equipment connected to grid, etc...)
- The tendency to use more and more power means you'll:
  - Use more energy and therefore cost more to operate
  - May have to deal with waste heat disposal

#### In Mobile Situations

- Power is sourced locally and may be finite.
- The tendency to use more and more power means
  - your system might not last as long if on battery
  - Needs to harvest energy from the environment

### Maxwell's Demon

- Mid-nineteenth thought experiment that appears to violated the Second Law of Thermodynamics
- The entropy of a closed system (meaning it doesn't exchange matter or energy with its surroundings) may never decrease
- In other words, order will never appear out of disorder...
- A closed system will never become less disordered

### Maxwell's Demon

- Closed perfect box with two halves and door starts out with blue and red perfectly elastic balls bouncing around mixed up.
- Demon watches room and strategically opens/closes door such that over time you order balls in each half



### Maxwell's Demon



 This is one of many ways to see that *information* must be related to energy

### What is Information?

- Anything that provides an answer to a question of some kind
- Anything that can resolve uncertainty...
- And the more uncertainty you resolve, the more information you are providing

• Fundamental unit is the **bit**: one yes/no amount of information

#### Lower Limit on Computation

- Somewhat controversial...
- There is a lower limit: it takes about  $3 \times 10^{-21}$  Joules to flip a bit no matter what
  - Called Landauer Limit
  - Experimentally shown in 2012 (Berut et al., Nature 2012) and in more recent experiments
- Intel 22nm process takes approximately
  - <u>100×10<sup>-15</sup> Joules (estimate/approximation)</u>
- <u>Between those two numbers are the inefficiencies and</u> <u>limitations of circuits</u>
- Very relevant topic as we approach quantum computation

https://spectrum.ieee.org/computing/hardware/landauer-limit-demonstrated https://en.wikipedia.org/wiki/Landauer%27s\_principle

# What actually uses the power in Modern Digital Circuits?

- All modern digital electronics mostly use CMOS architectures:
  - Complementary Metal Oxide Semiconductor (Field Effect Transistors)
- Complementary nature means almost no current flowing (no power) at rest
- Power only\* expended on the switch since we need to charge up any MOSFETs that we're driving with our output



CMOS NOT gate:





So when we start to build complicated digital circuits...



# CMOS Circuit drives another CMOS Circuit...

It is CMOS all the way down



#### Implications

- If a circuit has to charge or discharge up a capacitive input that means...:
- There is an inherent speed limit from RC time constants that will limit the switching speed
- The fact that you have to move charge onto that capacitor means energy is needed...and that energy will never get recovered.

# Takes energy to charge <u>up</u> capacitors (Dynamic Power Consumption)



#### Takes energy to charge <u>*down*</u> capacitors (Dynamic Power Consumption)



# During Transition, there may be overlap of conductances



#### **Dynamic Power Consumption**



#### **Capacitive Dis/Charging**

- Caused by need to store up finite charge
- $P \propto CV^2 f$
- C: capacitance of gate
- V: V<sub>DD</sub> of system
- f: frequency of switching



#### **Short Circuit**

- $P \propto t_{sc} V I_{peak}$
- t<sub>sc</sub>: in crossover
- V: V<sub>DD</sub> of system
- I<sub>peak</sub>: Max current at crossover
- Good news this is usually rather small compared to capacitive

### The Downward Scaling of Transistors

- Most gains in computation have arisen from making smaller transistors...
- Fit more on a chip.
- They use less power (less gate capacitance!!!)
- Can do more for less!



https://en.wikipedia.org/wiki/Moore%27s\_law#/media/File:Moore's\_Law\_Transistor\_Count\_1970-2020.png

#### As MOSFETs get Very Small...



#### Static Power Consumption



#### New Loss Mechanisms: Static Power

- Gate Leakage: The gates don't act like perfect insulators so you leak current (power) through them
- Sub-threshold Leakage: The transistors don't turn On and off as sharply, so there's more mushing and overlap and start to conduct significant amounts all the time (wasted leaks)

#### Static Power Losses

- As opposed to dynamic power losses which arise from the act of switching bits...
- Static losses take place just by being powered up and existing.
- So the total power consumed ends up being roughly explained by this equation:

$$P_{total} = P_{dynamic} + P_{static}$$

#### Power Consumed $P_{total} = P_{dynamic} + P_{static}$

- In the CMOS era, historically static power has been smaller compared to dynamic power
- This has changed in recent years as things have gotten smaller!

90 2.4 GHz total power 80 70 1.6 GHz total power 60 CPU Power (W) SNB static power 50 40 30  $f(x) = 0.1864 \cdot 1.0142^{x}$ 20 10 0 310 330 360 380 320 350 370 340 390 Temperature (K)

Sandy Bridge Power Consumption

Shmoo plot

https://blog.stuffedcow.net/2012/10/intel32nm-22nm-core-i5-comparison/

#### Leakage Has Gotten So bad

- How bad is it?
- In some contexts, static loss starts to dominate dynamic loss
- This is a really big deal since the primary loss mechanism is beyond the control of implementation design, etc...



From 2011

Leakage Current: Moore's Law Meets Static Power http://www.ruf.rice.edu/~mobile/elec518/readings/DevicesAndCircuits/kim03leakage.pdf

https://fpga.mit.edu/6205/F24

#### Sandy Bridge vs. Ivy Bridge (32nm vs. 22 nm core i5)

- Sandy Bridge was older model transistor
- Ivy Bridge was 3D transistor which greatly improved static loss (less leakage)



Shmoo plot

#### Trigate MOSFETs

- One of the first departures from planar semiconductor fabrication since we started doing it as humans in the early 1950s.
- Was in the pipeline since right around 2000, and finally started coming out in 2014
- Cuts static loss (sub-threshold) loss in particular) by 50%

#### Traditional Planar Transistor



Traditional 2-D planar transistors form a conducting channel in the silicon region under the gate electrode when in the "on" state

#### 22 nm Tri-Gate Transistor



3-D Tri-Gate transistors form conducting channels on three sides of a vertical fin structure, providing "fully depleted" operation



to increase total drive strength for higher performance

#### 22 nm Tri-Gate Transistor



Tri-Gate transistors can have multiple fins connected together Tri-Gate transistors can have multiple fins connected together to increase total drive strength for higher performance

#### Aside: Shmoo Plot

- Sometimes hear plots of various performance specs on semiconductors called "Shmoo" plots
- Called that because original plots looked like Shmoos, which were weird bowling-pin like creatures from Lil Abner,
- Anyways sometimes these comparison plots are called Shmoos



\*Wikipedia finally explained this to me...pre-semiconductor, Shmoo plots for magnetic devices looked like Shmoos

# Sandy Bridge vs. Ivy Bridge (32nm vs. 22 nm core i5)

 Intel fell way behind schedule getting their 22nm tech into production, but its trigate devices in IVB, drastically cut down static power loss



http://blog.stuffedcow.net/2012/10/intel32nm-22nm-core-i5-comparison/

#### Summary: Digital Power Consumption

- *P* : total power consumed
- $\alpha_{0 \rightarrow 1}$  : fraction of gates switching
- C : Capacitance of gates, busses, interconnects
- V : Operating voltage ( $V_{dd}$ )
- *f* : frequency of operation
- *I*<sub>leak</sub>: Leakage Current:
  - Sub-threshold leakage
  - Gate-Leakage




#### What do we (aka 6.205) have control over?

**Dynamic power consumption** 



- **Dynamic Power Usage** is more closely tied to how we use the system:
  - Design, data structures and representation, etc...
  - Clock
  - Etc...
- <u>Static Power Usage</u> is more closely tied to actual system fabrication and capabilities, but our usage of it can also factor in:
  - Temperature (heat sink it)
  - Turn on/off completely

#### Dynamic Power Reduction Strategies

$$\mathbf{P} = \alpha_{0 \to 1} \mathbf{C}_{\mathrm{L}} \mathbf{V}_{\mathrm{DD}}^2 f$$

- Reduce Transition Activity or Switching Events
- Reduce Capacitance (e.g., keep wires short)
- Reduce Power Supply Voltage (not really option in 6.205 designs, but when designing from scratch yes)
- Frequency is sometimes fixed by the application, though this can be adjusted to control power as needed

#### Optimize at all levels of design hierarchy

### The Transition Activity Factor $\alpha_{\text{O}\text{->1}}$

0 to 1 since that's when we put energy into the system/charge the capacitors

| Current<br>Input | Next<br>Input | Output<br>Transition |
|------------------|---------------|----------------------|
| 00               | 00            | 1 -> 1               |
| 00               | 01            | 1 -> 1               |
| 00               | 10            | 1 -> 1               |
| 00               | 11            | 1 -> 0               |
| 01               | 00            | 1 -> 1               |
| 01               | 01            | 1 -> 1               |
| 01               | 10            | 1 -> 1               |
| 01               | 11            | 1 -> 0               |
| 10               | 00            | 1 -> 1               |
| 10               | 01            | 1 -> 1               |
| 10               | 10            | 1 -> 1               |
| 10               | 11            | 1 -> 0               |
| 11               | 00            | 0 -> 1               |
| 11               | 01            | 0 -> 1               |
| 11               | 10            | 0 -> 1               |
| 11               | 11            | 0 -> 0               |



Assume inputs (A,B) arrive at f and are uniformly distributed (not guaranteed at all) What is the average power dissipation?

$$\alpha_{0->1} = 3/16$$

$$\mathbf{P} = \alpha_{0\to 1} \mathbf{C}_{\mathrm{L}} \mathbf{V}_{\mathrm{DD}}^2 f$$

Pages 7 and 8 here of the notes: https://www.brown.edu/Departments/Engineering/Courses/engn2912/Lectures/LP-02-logic-power-est.pdf

10/24/24

https://fpga.mit.edu/6205/F24

Power Consumption Can Be Data Dependent!  $P = \alpha_{0 \rightarrow 1} CV^2 f$ 

- We don't think about this but this is true.
- For a given system, it will consume more power when it is actually processing legitimate information than when it isn't.
- And this is not ignorable....

#### Exact Same Device, just change data





Power Consumption Can Be Data Dependent!  $P = \alpha_{0 \rightarrow 1} CV^2 f$ 

- We don't think about this at the programming level, but at the bit level it can really matter!
- Is your data encoded in a way such that lots of bits flip lots of the time? (lots of charge/discharge cycles!)
  - Are the common transitions using the fewest bit changes?

#### Number Representation: Two's Complement vs. Sign Magnitude



Which representation is more energy efficient?

#### Bus Coding to Reduce Activity



#### Counting in General

- Going up in "natural" format is beneficial for math and things, but isn't necessarily the best way to encode data from a bit-flip perspective.
- There are other ways of counting that minimize changes.

#### Hamming Distance

- Counting to 8 in regular 3bit binary involves 14 total bit changes
- Counting to 8 in 3bit Gray involves 8 total bit changes(big savings)
- Reduce Hamming Distance between sequences...don't count up with states using regular binary...use a Gray code perhaps



#### Time Sharing is a Bad Idea (From a power perspective)

- If you have data sets that are expected to be very different in value, consider giving each their own bus
- Minimize the 0->1 transitions that will happen on any given one bus.



## Glitching Transitions

<u>Glitches</u> are no longer an annoyance, but vile leeches sucking our vital life fluids (power) from our bodies (electrical devices)



## **Glitching Transitions**

<u>Glitches</u> are no longer an annoyance, but vile leeches sucking our vital life fluids (power) from our bodies (electrical devices)

- Balancing paths reduces glitching transitions
- Structures such as multipliers have lot of glitching transitions
- Keeping logic depths short (e.g., pipelining) reduces glitching



#### Software Issues

- Doesn't just matter in hardware...
- Consider two collections of code below...
- Which one is better?

```
float a [256], b[256];
float pi= 3.14;
//...
for (i = 0; i < 255; i++){
    a[i] = sin(pi * i /256);
    b[i] = cos(pi * i /256);
}</pre>
```

```
float a [256], b[256];
float pi= 3.14;
//...
for (i = 0; i < 255; i++){
    a[i] = sin(pi * i /256);
}
for (i = 0; i < 255; i++){
    b[i] = cos(pi * i /256);
}</pre>
```

```
float a [256], b[256];
Software Issues
                                   float pi= 3.14;
                                   //...
   float a [256], b[256];
                                   for (i = 0; i < 255; i++){</pre>
   float pi= 3.14;
                                     a[i] = sin(pi * i /256);
   //...
                                   }
   for (i = 0; i < 255; i++){</pre>
                                   for (i = 0; i < 255; i++){</pre>
     a[i] = sin(pi * i /256);
                                     b[i] = cos(pi * i /256);
     b[i] = cos(pi * i /256);
                                   }
   }
```

- It really depends on where these arrays are located in memory...
- If nearby or clean multiples/aligned in memory might not be too bad...

# But like if arrays are far apart in memory you could have problems...



In addition to possible issues with cache hits/misses, etc...

#### Clock Gating is another Potentially Good Idea!



<sup>100&#</sup>x27;s of different clocks in a microprocessor

- Careful to keep combinatorial paths short...avoid clock skew!!!
- Clock-gating is widely used nowadays, particularly in ASICs

#### Clock Generation Uses Power!

- In very complex modern systems, clock management (amplifiers, phase locked loops, etc) add significant overhead to a system's power needs. In some recent systems, the clock distribution system can account for 30% of all power.
- In general with everything, if you don't need it, don't use it.
- Human eye can't tell difference between these two dimmers





10/24/24

#### Temperature

- While some input power gets used for information/computation, most is ultimately lost as heat
- As temperature rises, carrier (the electrons and holes) mobility will drop off quickly
- As mobility drops off, current delivered drops off, systems can't charge/discharge as quickly, we run into trouble
- Static losses also get really bad at high temperatures
- So you want to keep temperature down!



Not only does an inefficient design waste more energy, you now have to get rid of more heat, else your device will run less efficiently and waste even more energy.

It is a positive feedback process.

http://www.ioffe.ru/SVA/NSM/Semicond/Ge/electric.html



https://reefll.com/index.php?route=product/product&product\_id=69

10/24/24

#### Heat Sink Metal

- Copper is the best but expensive.
- Aluminum is cheaper but not as good.
- Other metals not very good.

#### More than just Heat Sink

- Add fan to move air across heatsink to further improve cooling
- Thermal capacity of air is low...use water or oil or carcinogens to move heat away from computer more effectively



https://en.wikipedia.org/wiki/Computer\_cooling

## Junction (Silicon) Temperature







https://fpga.mit.edu/6205/F24

#### Intel Pentium 4 Thermal Guidelines

- Pentium 4 @ 3.06 GHz dissipates 81.8W! (i7 Haswell 3.2GHz 65W)
- Maximum T<sub>c</sub> = 69 °C
- R<sub>CA</sub> < 0.23 °C/W for 50 C ambient</p>
- Typical chips dissipate 0.5-1W (cheap packages without forced air cooling)



Courtesy of Intel (Ram Krishnamurthy)





Our 6.205 Camera does a tremendous amount of processing (and also has a problematic internal regulator) so it gets very warm and needs a heat sink



10/24/24

# Reduce Supply Voltage: But is it Free? $P = \alpha_{0 \rightarrow 1} C V^2 f + V I_{leak}$



 $V_{DD}$  from 2V to 1V, energy  $\downarrow$  by x4, delay  $\uparrow$  x2





#### Trade Area for Low Power, Possibly higher latency

#### Dynamic Voltage Scaling on a Processor

• Some systems take to extreme and dynamically scale their voltage!



 $\mu \text{OS}$  selects appropriate clock frequency based on workload and latency constraints

# Even more extreme...the Threat of Static Power Loss

- If you're a major loss mechanism becomes static phenomena, then there will become a point where a cranking the clock could be beneficial!
- Run as fast as possible with the best hardware as possible (32 bit MCU if appropriate vs. 8 bit or something)
- Then sleep/power down! (the static loss monster won't get you if you're in sleep)
- Not necessarily the right solution, particularly as new transistor models come in and keep static loss at bay, but you never know.

## Powering On and Off

- Historically, turning on and off a computational device had significant startup costs:
  - A processor might need 100,000 clock cycles to startup during which time it used energy but couldn't do useful work



- The length of sleep vs. required startup restricted system (why go to sleep if you need more energy to startup anyways)
- More recently new circuit architectures are showing up that allow like ~15 cycle startups and stuff for really low-energy designs

https://www.ee.columbia.edu/~mgseok/publications.html

## Alternative Energy Sources

- While personal computers have gotten much more efficient, we tend to just use that as an excuse to do more (so they use ~similar amounts of power total throughout recent years)
- For given tasks, computation has become much more efficient...that means in many specialized applications, the power to do something is much less. That means we can power these circuits with tiny amounts of energy:
  - Energy Harvesting movement
  - Energy Harvesting thermoelectric generator
  - Ambient RF
  - Grapes
  - Gastric fluids

#### Energy Scavenging

- Solar is by far the most mature technology
- Been in commercial products as far back as 1960s



https://en.wikipedia.org/wiki/Solar\_cell

#### **Energy Scavenging: Mechanical**

#### **MEMS Generator**



Jose Mur Miranda/ Jeff Lang

Vibration-to-Electric Conversion

~ 10mW

#### **Power Harvesting Shoes**



Joe Paradiso (Media Lab)

After 3-6 steps, it provides 3 mA for 0.5 sec ~10mW

### Energy Scavenging: Mechanical

Optimized for : collecting 60 Hz vibrations at low sub-g accelerations!



100mA Piezoelectric Energy Harvesting Power Supply

#### Low-Profile Wearable Body-Powered Thermoelectric Generator





- Low profile, lightweight, conformal.
- Utilization of small temperature difference
- Utilization of natural convection for cooling

Credit: Krishna Settaluri MIT '2010
# Energy harvesting

- Thermo-electric generator
  - Thermoelectric material converts temperature difference into voltage



https://www.adafruit.com/products/700 http://electronicdesign.com/content/content/73937/73937-fig2.gif

https://fpga.mit.edu/6205/F24

### Experimental Results





16 TEG Islands (2 TEG modules)



| Optimal Electrical Load Resistance | <sup>33Ω</sup><br>(20Ω theoretical) |
|------------------------------------|-------------------------------------|
| Optimized Power                    | 11µW                                |

Credit: Krishna Settaluri MIT '2010

# Apparently Powered by Body Heat



https://www.powerwatch.com/

## Ambient RF

Prudential Center FM Stations: WZLX 100.7, WBMX 104.1, WMJX 106.7, and WXKS-FM 107.9, WBOS 92.9, WBQT 96.9, and WROR-FM 105.7.

Power output: 22,000 watts

Recovered: ~ 0.2 milliwatt



### Ambient RF

|         | Н                                         | ARVESTERS CH                                  | ARGE AND DISC                               | CHARGE TH             | MES $(t_c, t_d, \mathbf{I})$      | RESPECTIVELY) FO                          | OR A SPECIFIED                                | LOAD                                        |                       |   |
|---------|-------------------------------------------|-----------------------------------------------|---------------------------------------------|-----------------------|-----------------------------------|-------------------------------------------|-----------------------------------------------|---------------------------------------------|-----------------------|---|
|         | Wire                                      |                                               |                                             |                       | Таре                              |                                           |                                               |                                             |                       |   |
| Band    | t <sub>c</sub> (s)<br>load<br>independent | <i>t<sub>d</sub></i> (s)<br>load<br>dependant | t <sub>cycle</sub> (s)<br>load<br>dependant | $P_{dc}(t_d)$<br>(µW) | $P_{dc}(t_{cycle})$<br>( $\mu$ W) | t <sub>c</sub> (s)<br>load<br>independent | <i>t<sub>d</sub></i> (s)<br>load<br>dependant | t <sub>cycle</sub> (s)<br>load<br>dependant | $P_{dc}(t_d)$<br>(µW) | 1 |
| DTV     | 26                                        | 12                                            | 38                                          | 9.6                   | 3                                 | 14                                        | 18                                            | 32                                          | 8.2                   |   |
| GSM900  | 14                                        | 10                                            | 24                                          | 11.5                  | 4.8                               | 8                                         | 13                                            | 21                                          | 14.4                  |   |
| GSM1800 | 43                                        | 15                                            | 58                                          | 7.7                   | 2                                 | 22                                        | 27                                            | 49                                          | 5.2                   |   |

0.7

2.3 2 96

38.4

66

92.2

TABLE V



Fig. 1. Input RF power density measurements outside the Northfields London Underground station.

Energy to be had in the signals that are all around us

Previously not practical since even simple circuits used lots of power, but as transistors have scaled...gotten reasonable....couple with ASICs and you could be in business

Ambient RF Energy Harvesting in Urban and Semi-Urban Environments, Manuel Piñuela, Student Member, IEEE, Paul D. Mitcheson, Senior Member, IEEE, and Stepan Lucyszyn, Senior Member, IEEE 2013

3G v2

Multiband **\SigmaV** 

Multiband  $\Sigma I$ 

167

43

55

3

7

5

170

50

60

P<sub>dc</sub> (t<sub>cycle</sub>) (μW) 3.6

5.5

2.4

1.1

1.2

101

### WiFi Harvesting

#### Nature, 2019

### LETTER

https://doi.org/10.1038/s41586-019-0892-1

#### Two-dimensional MoS<sub>2</sub>-enabled flexible rectenna for Wi-Fi-band wireless energy harvesting

Xu Zhang<sup>1</sup>, Jesús Grajal<sup>2</sup>, Jose Luis Vazquez–Roy<sup>3</sup>, Ujwal Radhakrishna<sup>1</sup>, Xiaoxue Wang<sup>4</sup>, Winston Chern<sup>1</sup>, Lin Zhou<sup>1</sup>, Yuxuan Lin<sup>1</sup>, Pin–Chun Shen<sup>1</sup>, Xiang Ji<sup>1</sup>, Xi Ling<sup>5</sup>, Ahmad Zubair<sup>1</sup>, Yuhao Zhang<sup>1</sup>, Han Wang<sup>6</sup>, Madan Dubey<sup>7</sup>, Jing Kong<sup>1</sup>, Mildred Dresselhaus<sup>1,8</sup> & Tomás Palacios<sup>1</sup>\*

The mechanical and electronic properties of two-dimensional materials make them promising for use in flexible electronics $^{1-3}$ . Their atomic thickness and large-scale synthesis capability could enable the development of 'smart skin'<sup>1,3-5</sup>, which could transform ordinary objects into an intelligent distributed sensor network<sup>6</sup>. However, although many important components of such a distributed electronic system have already been demonstrated (for example, transistors, sensors and memory devices based on two-dimensional materials<sup>1,2,4,7</sup>), an efficient, flexible and always-on energy-harvesting solution, which is indispensable for self-powered systems, is still missing. Electromagnetic radiation from Wi-Fi systems operating at 2.4 and 5.9 gigahertz<sup>8</sup> is becoming increasingly ubiquitous and would be ideal to harvest for powering future distributed electronics. However, the high frequencies used for Wi-Fi communications have remained elusive to radiofrequency harvesters (that is, rectennas) made of flexible semiconductors owing to their limited transport properties<sup>9-12</sup>. Here we demonstrate an atomically thin and flexible rectenna based on a MoS<sub>2</sub> semiconducting-metallic-phase heterojunction with a cutoff frequency of 10 gigahertz, which represents an improvement in speed of roughly one order of magnitude compared with current state-of-the-art flexible rectifiers9-12. This flexible MoS2based rectifier operates up to the X-band<sup>8</sup> (8 to 12 gigahertz) and covers most of the unlicensed industrial, scientific and medical radio band, including the Wi-Fi channels. By integrating the ultrafast MoS<sub>2</sub> rectifier with a flexible Wi-Fi-band antenna, we fabricate a fully flexible and integrated rectenna that achieves wireless energy harvesting of electromagnetic radiation in the Wi-Fi band with zero external bias (battery-free). Moreover, our MoS2 rectifier acts as a flexible mixer, realizing frequency conversion beyond 10 gigahertz. This work provides a universal energy-harvesting building block that can be integrated with various flexible electronic systems.

that exhibit a cutoff frequency of 1.6 GHz<sup>11</sup>. However, the random distribution of particle sizes and separation distances results in a low on/off current ratio and unreliable turn-on voltage, which deteriorates their rectification performance and reliability for large-scale production. In addition, almost all the above methods use a vertical structure to increase the effective device area and thereby to reach a sufficiently high on-current, Ion. However, in such a structure, the top and bottom electrodes of the diode inevitably form a parallel-plate capacitor with large parasitic capacitance, which considerably hinders its high-speed applications. Lateral p-intrinsic-n (PIN) diodes made from singlecrystal silicon<sup>18</sup> and germanium<sup>19</sup> nanomembranes can be fabricated on flexible substrates for operation at 10 GHz. However, the use of PIN diodes is usually limited to RF switches and power attenuators, and such diodes are not applicable to energy harvesting<sup>8</sup>. Besides, the high cost of single-crystal silicon and germanium nanomembranes, as well as the complexity of their materials and processing, render them unfavourable for practical applications.

Nowadays, Wi-Fi is becoming increasingly ubiquitous in both indoor and outdoor environments and provides an abundant source of always-on RF energy. It would be highly desirable if wearable electronics could directly harvest the radiation in the Wi-Fi band (2.4 GHz and 5.9 GHz) for wireless charging. However, owing to the aforementioned challenges, a flexible RF rectifier that is fast enough to achieve Wi-Fi-band wireless energy harvesting has not been demonstrated. In this work, we present an atomically thin and fully flexible MoS<sub>2</sub>based rectifier with a cutoff frequency of 10 GHz at zero external bias, using a self-aligned fabrication technique. MoS<sub>2</sub> is an emerging twodimensional (2D) semiconductor with high mechanical robustness and low-cost large-scale synthesis technology<sup>2,20,21</sup>. By patterning MoS<sub>2</sub> into a metallic–semiconducting (1T/1T'–2H) phase heterostructure<sup>22</sup> (Fig. 1a), we demonstrate a lateral Schottky diode with junction capacitance lower than 10 fF. In combination with a reduc-

### Grape Power



#### I guess

# Grape Juice Voltage

Copper penny Zinc screw

Newman's Own Grape Juice

Infinite Power!



If we ignore huge amount of energy required to grow grapes that have been so selectively bred to the point of absurdity that they will die at the slightest environmental deviations, process said grapes, ship said grape juice, extract petroleum from the earth to synthesize the plastics that form the container, maintain a significant geopolitical presence to keep petroleum at low prices, as well as manufacture fertilizer to make the plants in the first place and to clear the land, etc...

10/24/24

# More seriously though...



### Engineers harness stomach acid to power tiny sensors

Ingestible electronic devices could monitor physiological conditions or deliver drugs.

| Anne Trafton   MIT News Office<br>February 6, 2017 |             | ✓ Press Inquiries | PRESS MENTIONS              |
|----------------------------------------------------|-------------|-------------------|-----------------------------|
|                                                    | Nadeau et a | l2017 Na          | ture Biomedical Engineering |

# Done...Final Project Time... See you in lab!



- Final project represents 72 good hours of credit, so you should average 2-3 hours/day of good work on your project assuming you give yourself the occasional day off...
- Do not try to do 72 hours in three days. While technically possible, it is not likely to happen